## **AIC Final Project**

## 111511076 陳彥宇

I chose to design a two-stage op amp. The slew rate spec allows us to pick a bias current for the 1st stage. Using the equation:

$$\frac{I_{ss}}{C_c}$$
 = Slew Rate

Since the slew rate must be larger than 4V/us. I picked a slew rate of 5V/us. Additionally, I placed a 8pF compensation capacitor alongside the 2pF at the output port. Substituting this into the equation and solving it gives:

$$I_{ss} = 50uA$$

According to our textbook, *Design of Analog CMOS Integrated Circuit*, the 1<sup>st</sup> stage of the two-stage amplifier should provide high gain and the second stage should provide high output swing. Therefore, the output MOS M8 & M5 should have larger widths. I chose to give M8 11 times the width of M6. This ensures that the amplifier provides a high swing. M1 & M2 must also have large W to provide a large enough gain.

As for the phase margin, the 4.5k compensation resistor is placed to introduce a pole at around 4.42MHz that will drop the gain to unity even faster.

$$\frac{1}{4.5k \times 8p \times 2\pi} = 4.42MHz$$

Sweeping Vin,cm from 0V to 1.8V, reveals that Vin,cm,min = 0V, Vin,cm,max = 1.12V. However, further testing at Vin,cm = 1.12V reveals that the common-mode gain and gain from VDD will cause CMRR & PSRR to fall below the spec.

After more simulation, 1V turns out to be the maximum input DC voltage. The following are measurement results and simulation waveforms at Vin,cm min, mid, and max.

| Supply Voltage    |           | 1.8      |           |
|-------------------|-----------|----------|-----------|
| (VDD) (V)         |           |          |           |
| Vin,cm (V)        | 0 (min)   | 0.2      | 1.0 (max) |
| DC Gain (dB)      | 66.186    | 68.030   | 68.759    |
| Unity-gain        | 158.453M  | 159.261M | 149.552M  |
| Frequency (Hz)    |           |          |           |
| Slew Rate (V/us)  | 7.45      | 6.27     | 5.7       |
| Input Common Mode | 1 - 0 = 1 |          |           |
| Range(V)          |           |          |           |
| Output Max Range  | 1.15      | 1.15     | 1.15      |
| (V)               |           |          |           |
| CMRR (dB)         | 79.471    | 80.385   | 67.420    |
| PSRR(VDD) (dB)    | 89.741    | 93.763   | 70.640    |
| Phase Margin (°)  | 65.9604   | 65.5138  | 69.8056   |



Fig 1. Circuit Schematic



Fig 2. Bode Plot (Vin,cm = 0.2V) (measures DC gain, PM, Unity-gain Freq.)

```
***** ac analysis tnom= 25.000 temp=
                                        25.000
dcgaindb=
           68.0295
                             1.0000
                       at=
            from=
                    1.0000
                              to= 501.1872x
dcgainv/v=
             2.5204k
                              1.0000
                        at=
            from=
                    1.0000
                               to= 501.1872x
f3db=
        3.7765k
funity= 159.2608x
wgc_phase=-114.4862
     65.5138
pm=
```

Fig 3. .ac result (Vin,cm = 0.2V) (measures DC gain, PM, Unity-gain Freq.)

```
**** small-signal transfer characteristics

v(vout)/vsupply = 51.6769m
input resistance at vsupply = 82.0811k
output resistance at v(vout) = 32.3566k
```

Fig 4. Gain from VDD (Vin,cm = 0.2V)

Fig 5. Common-mode Gain (Vin,cm = 0.2V)



Fig 6. Slew Rate (Vin,cm = 0.2V)



Fig 7. Output Range (Vin,cm = 0.2V)



Fig 8. Gain at Different Vin,cm



Fig 9. Bode Plot (Min Vin,cm = 0V) (measures DC gain, PM, Unity-gain Freq.)

```
***** ac analysis tnom= 25.000 temp= 25.000 ******
dcgaindb=
          66.1859
                            1.0000
                      at=
            from=
                   1.0000
                             to= 501.1872x
dcgainv/v=
             2.0384k
                       at=
                             1.0000
           from=
                   1.0000
                              to= 501.1872x
f3db=
       4.6520k
funity= 158.4531x
wgc_phase=-114.0396
     65.9604
*****
```

Fig 10. .ac result (Min Vin,cm = 0V) (measures DC gain, PM, Unity-gain Freq.)

```
**** small-signal transfer characteristics

v(vout)/vsupply = 66.4105m
input resistance at vsupply = 86.8931k
output resistance at v(vout) = 32.2265k
```

Fig 11. Gain from VDD (Min Vin,cm = 0V)

Fig 12. Common-mode Gain (Min Vin,cm = 0V)



Fig 13. Slew Rate (Min Vin,cm = 0V)



Fig 14. Output Range (Max Vin,cm = 1V)



Fig 15. Bode Plot (Min Vin,cm = 0V) (measures DC gain, PM, Unity-gain Freq.)

```
***** ac analysis tnom= 25.000 temp= 25.000
dcgaindb=
          68.7592
                            1.0000
                      at=
           from=
                   1.0000
                              to= 501.1872x
             2.7413k
dcgainv/v=
                       at=
                             1.0000
           from=
                   1.0000
                              to= 501.1872x
f3db=
       3.2753k
funity= 149.5517x
wgc_phase=-110.1944
    69.8056
```

Fig 15. .ac result (Max Vin,cm = 1V) (measures DC gain, PM, Unity-gain Freq.)

```
**** small-signal transfer characteristics

v(vout)/vsupply = -805.3288m
input resistance at vsupply = 26.2472k
output resistance at v(vout) = 31.3777k
```

Fig 16. Gain from VDD (Max Vin,cm = 1V)

```
**** small-signal transfer characteristics

v(vout)/v_common = 1.1667
input resistance at v_common = 1.000e+20
output resistance at v(vout) = 31.3777k
```

Fig 17. Common-mode Gain (Max Vin,cm = 1V)



Fig 18. Slew Rate (Max Vin,cm = 1V)



Fig 19. Output Range (Max Vin,cm = 1V)

## Code:

```
1. ***----***
2. ***
           setting
3. ***____**
4. .lib "~/U18 HSPICE Model/mm180 reg18 v124.lib" tt
5. .TEMP 25
6. .op 10u
7. ***----***
8. *** simulation ***
9. ***----***
10.
11. .option post
12. .option accurate=1
13. .ac DEC 100 1 500Meg
14. .probe AC P(Vout)
15. .probe AC Vdb(Vout)
16. .probe AC VP(Vout)
17. .tran 0.1n 20u
18. .probe tran V(Vout)
19. .tf V(Vout) Vin1
20.
21. ***-----***
          measure
23. ***----***
24. .meas AC DCgainDB max Vdb(Vout)
25. .meas AC DCgainV/V max V(Vout)
26. .meas AC f3db when Vdb(Vout)='DCgainDB-3.0'
27. .meas AC funity when Vdb(Vout)='0'
28. .meas AC wgc_phase find VP(Vout) when Vdb(Vout)='0'
29. .meas AC PM param = 'wgc_phase + 180'
30. .meas tran avg_power avg power
31.
32. .meas tran vout_max param = '1.25'
33. .meas tran delta_t trig V(Vout) val='1.25*0.1' rise = 1
34. +targ V(Vout) val='1.25*0.9' rise = 1
35. .meas tran slew_rate param = "(1.25*0.9 - 1.25*0.1) / delta_t"
36.
```

```
37. ***----***
38. ***
        power/input
39. ***----***
40. Vsupply VDD
                 GND
                         1.8V
41.
42. Vin1
                                       AC 0.5V 0
            Vin+
                  GND
                           DC
                                 1V
43. Vin2
                                        AC 0.5V 180
            Vin-
                 GND
                           DC
                                  1V
44.
45. Iss
            N3
                  GND
                         10u
46. ***-----***
47. ***
           circuit
48. ***-----***
49. M1
           N1 Vin- N5
                                                    1=0.5u
                            VDD
                                  p_18_mm w=96u
50. M2
           N2
                Vin+
                     N5
                            VDD
                                  p_18_mm
                                          w=96u
                                                    1=0.5u
51.
52. M3
           N1
                N1
                       GND
                            GND
                                  n_18_mm w=5u
                                                    1=0.5u
53. M4
           N2
                N1
                       GND
                            GND
                                  n_18_mm
                                                    1=0.5u
                                          w=5u
54.
55. M5
          Vout N2
                       GND
                            GND
                                  n_18_mm
                                          w=20u
                                                    1=0.5u
56.
57. M6
           N3
                N3
                            VDD
                                                    1=0.5u
                       VDD
                                  p_18_mm
                                          w=6u
58.
59. M7
           N5
                Ν3
                       VDD
                            VDD
                                  p_18_mm
                                          w=30u
                                                    1=0.5u
60.
61. M8
          Vout N3
                       VDD
                            VDD
                                  p_18_mm w=66u
                                                    1=0.5u
62.
63. CL
          Vout GND
                       2p
64. Rc
           N2
                N6
65. Cc
           N6
                Vout
                       8p
67. *Original circuit measures DC gain, 3-dB bandwidth, power, unity gain freq., Phase
Margin
68. .alter
69. *output_swing
70. VDM vid GND offset
71. VCM VCMI GND 0.2V
72. EIN+ Vin+ VCMI vid GND 0.5
73. EIN- Vin- VCMI vid GND -0.5
```

```
74.
75. .alter
76. .alter
77. *measures gain from VDD
78. .tf V(Vout) Vsupply
79. Vsupply VDD GND DC 1.8V AC 1
80.
81. .alter
82. *measures Acm
83. .tf V(Vout) V_common
84. Vin1
           Vin+ Common
                           DC
                                 0V
85. Vin2
           Vin- Common
                           DC
                                 0V
86. V_common Common GND DC 0.2V AC 0.5
87.
88. .alter
89. *measures Slew Rate, Settling Time
90. .tran 0.1n 20u
91. *
                        PULSE(V1 V2 Tdelay Trise Tfall Pwidth Period)
92. Vin1 Vin+ GND PULSE(0V 1.8V 1us 0ns 0ns 30us 50us)
93. Vin2 Vin- GND DC 0.2V
94.
95. .end
96.
97.
```